

## VERY FAST CMOS 32K x 8 SRAM WITH OUTPUT ENABLE

- 32K x 8 CMOS FAST SRAM with OUTPUT ENABLE
- EQUAL CYCLE and ACCESS TIMES: 12, 15, 20ns
- LOW V<sub>CC</sub> DATA RETENTION: 2V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES



## DESCRIPTION

The M628032 is a 256K (262,144 bit) Fast CMOS SRAM, organized as 32,768 words by 8 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single  $5V \pm 10\%$  supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A14  | Address Inputs        |  |  |  |
|-----------|-----------------------|--|--|--|
| DQ0 - DQ7 | Data Inputs / Outputs |  |  |  |
| Ē         | Chip Enable           |  |  |  |
| G         | Output Enable         |  |  |  |
| W         | Write Enable          |  |  |  |
| Vcc       | Supply Voltage        |  |  |  |
| Vss       | Ground                |  |  |  |

Figure 1. Logic Diagram



Figure 2A. SDIP Pin Connections



Figure 2B. SOJ Pin Connections



Table 2. Absolute Maximum Ratings (1)

| Symbol              | Parameter                     | Value                         | Unit |  |
|---------------------|-------------------------------|-------------------------------|------|--|
| T <sub>A</sub>      | Ambient Operating Temperature | 0 to 70                       | °C   |  |
| T <sub>STG</sub>    | Storage Temperature           | -65 to 150                    | ٠c   |  |
| V <sub>IO</sub> (2) | Input or Output Voltages      | -0.5 to V <sub>CC</sub> + 0.5 | V    |  |
| Vcc                 | Supply Voltage                | -0.5 to 7                     | V    |  |
| Io (3)              | Output Current                | 20                            | mA   |  |
| P <sub>D</sub>      | Power Dissipation             | 1                             | W    |  |

Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Up to a maximum operating Voc of 5.5V only.

3. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode     | Ē               | w               | G               | DQ0-DQ7     | Power   |
|----------|-----------------|-----------------|-----------------|-------------|---------|
| Read     | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Hi-Z        | Active  |
| Read     | VıL             | V <sub>IH</sub> | V <sub>IL</sub> | Data Output | Active  |
| Write    | VıL             | VIL             | Х               | Data Input  | Active  |
| Deselect | ViH             | Х               | Х               | Hi-Z        | Standby |

Note:  $X = V_{IH}$  or  $V_{IL}$ 

Figure 3. Block Diagram



#### **READ MODE**

The M628032 is in the Read mode whenever Write Enable (W) is High, with Output Enable G Low, and Chip Enable (E) asserted Low. This provides access to data from nine of the 262,144 locations in the static memory array, specified by the 15 address inputs. Valid data will be available at the eight output pins within tayov after the last stable address, providing G is Low, and Chip Enable E is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telov or tglov) rather than the address. Data out may be indeterminate at telox and tglox, but datalines will always be valid at tayov.

### WRITE MODE

The M628032 is in the Write mode whenever the  $\overline{W}$  and  $\overline{E}$  pins are Low. Chip Enable input  $\overline{E}$  or the Write Enable input ( $\overline{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with  $\overline{W}$  Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as  $t_{AVWL}$  and  $t_{AVEL}$  respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of  $\overline{E}$  or  $\overline{W}$ .

#### **AC MEASUREMENT CONDITIONS**

| Input Rise and Fall Times             | ≤ 1.5ns |
|---------------------------------------|---------|
| Input Pulse Voltages                  | 0 to 3V |
| Input and Output Timing Ref. Voltages | 1.5V    |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 4. AC Testing Load Circuit



Table 4. Capacitance (1)  $(T_A = 25 \text{ °C}, f = 1 \text{ MHz})$ 

| Symbol                      | Parameter                                 | Test Condition                | Min | Max | Unit |
|-----------------------------|-------------------------------------------|-------------------------------|-----|-----|------|
| C <sub>IN</sub>             | Input Capacitance on all pins (except DQ) | $V_{IN} = 0V$                 |     | 8   | рF   |
| <b>C</b> OUT <sup>(2)</sup> | Output Capacitance                        | V <sub>OUT</sub> = <b>0</b> V |     | 8   | pF   |

Notes: 1. Sampled only, not 100% tested

2. Outputs deselected

**Table 5. DC Characteristics** ( $T_A = 0$  to 70 °C,  $V_{CC} = 5V \pm 10\%$ )

| Symbol                          | Parameter                        | Test Condition                                       | Min  | Max                   | Unit |
|---------------------------------|----------------------------------|------------------------------------------------------|------|-----------------------|------|
| l <sub>L1</sub>                 | Input Leakage Current            | 0V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>               |      | ±1                    | μА   |
| lo                              | Output Leakage Current           | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>              |      | <b>±</b> 5            | μА   |
| 41)                             |                                  | V <sub>CC</sub> = 5.5V, (-12)                        |      | 160                   | mA   |
| l <sub>CC1</sub> <sup>(1)</sup> | Supply Current                   | V <sub>CC</sub> = 5.5V, (-15)                        |      | 160                   | mA   |
|                                 |                                  | V <sub>CC</sub> = 5.5V, (-20)                        |      | 160                   | mA   |
| I <sub>CC2</sub> <sup>(2)</sup> | Supply Current (Standby)         | $V_{CC} = 5.5V, \overline{E} = V_{IH}, f = 0$        |      | 25                    | mA   |
| Icc3 <sup>(3)</sup>             | Supply Current (Standby)<br>CMOS | $V_{CC} = 5.5V, \vec{E} \ge V_{CC} - 0.2V,$<br>f = 0 |      | 1                     | mA   |
| VIL                             | Input Low Voltage                |                                                      | -0.3 | 0.8                   | ٧    |
| V <sub>IH</sub>                 | Input High Voltage               |                                                      | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| $V_{OL}$                        | Output Low Voltage               | I <sub>OL</sub> = 8mA                                |      | 0.4                   | ٧    |
| $V_{OH}$                        | Output High Voltage              | I <sub>OH</sub> = -4mA                               | 2.4  |                       | ٧    |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum

All other inputs at V<sub>IL</sub> ≤ 0.8V or V<sub>IH</sub> ≥ 2.2V

3. All other inputs at  $V_{IL} \le 0.2 V$  or  $V_{IH} \ge V_{CC} - 0.2 V$ 

### WRITE MODE (cont'd)

If the Output is enabled ( $\overline{E} = \text{Low}$  and  $\overline{G} = \text{Low}$ ), then  $\overline{W}$  will return the outputs to high impedance within  $t_{WLQZ}$  of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for  $t_{DVWH}$  before the rising edge of Write Enable, or for  $t_{DVEH}$  before the rising edge of  $\overline{E}$ , whichever occurs first, and remain valid for  $t_{WHDX}$  or  $t_{EHDX}$ .

#### **OPERATIONAL MODE**

The M628032 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\overline{E}$  = High). An Output Enable ( $\overline{G}$ ) pin provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common-I/O data bus. Operational modes are determined by device control inputs  $\overline{W}$  and  $\overline{E}$  as summarized in the Operating Modes table.

Table 6. Read and Standby Modes AC Characteristics ( $T_A = 0$  to 70 °C,  $V_{CC} = 5V \pm 10$ %)

|                                  |                                         | M628032 |     |     |     |     |     |      |
|----------------------------------|-----------------------------------------|---------|-----|-----|-----|-----|-----|------|
| Symbol                           | Parameter                               | -12     |     | -15 |     | -20 |     | Unit |
|                                  |                                         | Min     | Max | Min | Max | Min | Max |      |
| <b>t</b> a vav                   | Read Cycle Time                         | 12      |     | 15  |     | 20  |     | ns   |
| t <sub>AVQV</sub> (1)            | Address Valid to Output Valid           |         | 12  |     | 15  |     | 20  | ns   |
| t <sub>ELQV</sub> (1)            | Chip Enable Low to Output Valid         |         | 12  |     | 15  |     | 20  | ns   |
| t <sub>GLQV</sub> (1)            | Output Enable Low to Output Valid       |         | 7   |     | 8   |     | 10  | ns   |
| t <sub>ELOX</sub> (2)            | Chip Enable Low to Output Transition    | 3       |     | 3   |     | 3   |     | ns   |
| t <sub>GLQX</sub> <sup>(2)</sup> | Output Enable Low to Output Transition  | 0       |     | 0   |     | 0   |     | ns   |
| t <sub>EHQZ</sub> (2)            | Chip Enable High to Output Hi-Z         | 0       | 7   | 0   | 8   | 0   | 10  | ns   |
| <b>t</b> GHQZ <sup>(2)</sup>     | Output Enable High to Output Hi-Z       | 0       | 7   | 0   | 8   | 0   | 10  | ns   |
| t <sub>AXQX</sub> (1)            | Address Transition to Output Transition | 3       |     | 3   |     | 3   |     | ns   |
| <b>t</b> คบ <sup>(3)</sup>       | Chip Enable to Power Up                 | 0       |     | 0   |     | 0   |     | ns   |
| t <sub>PD</sub> <sup>(3)</sup>   | Chip Enable to Power Down               |         | 12  |     | 15  |     | 20  | ns   |

Notes: 1. C<sub>L</sub> = 30pF (see Figure 4) 2. C<sub>L</sub> = 5pF (see Figure 4) 3. Guaranteed but not tested (see Figure 7)

Figure 5. Address Controlled, Read Mode AC Waveforms



Note:  $\overline{E} = Low$ ,  $\overline{G} = Low$ ,  $\overline{W} = High$ 



Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms

Note: Write Enable ( $\overline{W}$ ) = High





Table 7. Write Mode AC Characteristics ( $T_A = 0$  to  $70^{\circ}$ C,  $V_{CC} = 5V \pm 10\%$ )

|                       |                                         | M628032 |     |     |     |     |     |      |
|-----------------------|-----------------------------------------|---------|-----|-----|-----|-----|-----|------|
| Symbol                | Parameter                               | _       | -12 |     | 15  | -20 |     | Unit |
|                       |                                         | Min     | Max | Min | Max | Min | Max |      |
| <b>t</b> a vav        | Write Cycle Time                        | 12      |     | 15  |     | 20  |     | ns   |
| <b>t</b> avwl         | Address Valid to Write Enable Low       | 0       |     | 0   |     | 0   |     | ns   |
| tavwh                 | Address Valid to Write Enable High      | 9       |     | 10  |     | 12  |     | ns   |
| <b>t</b> aveh         | Address Valid to Chip Enable High       | 9       |     | 10  |     | 12  |     | ns   |
| t <sub>WLWH</sub>     | Write Enable Pulse Width                | 9       |     | 10  |     | 12  |     | ns   |
| twhax                 | Write Enable High to Address Transition | 0       |     | 0   |     | 0   |     | ns   |
| twhox                 | Write Enable High to Input Transition   | 0       |     | 0   |     | 0   |     | ns   |
| <b>t</b> EHDX         | Chip Enable High to Input Transition    | 0       |     | 0   |     | 0   |     | ns   |
| twhax (1)             | Write Enable High to Output Transition  | 0       |     | 0   |     | 0   |     | ns   |
| tw.caz <sup>(1)</sup> | Write Enable Low to Output Hi-Z         | 0       | 8   | 0   | 8   | 0   | 10  | ns   |
| <b>t</b> avel         | Address Valid to Chip Enable Low        | 0       |     | 0   |     | 0   |     | ns   |
| telen                 | Chip Enable Low to Chip Enable High     | 9       |     | 10  |     | 15  |     | ns   |
| <b>t</b> ehax         | Chip Enable High to Address Transition  | 0       |     | 0   |     | 0   |     | ns   |
| t <sub>DVWH</sub>     | Input Valid to Write Enable High        | 7       |     | 8   |     | 10  |     | ns   |
| <b>t</b> oveh         | Input Valid to Chip Enable High         | 7       |     | 8   |     | 10  |     | ns   |

Note: 1.  $C_L = 5pF$  (see Figure 4)

Figure 8. Write Enable Controlled, Write AC Waveforms



Note: Output Enable  $(\overline{G})$  = Low

www.DataSheet4U.com

Figure 9. Chip Enable Controlled, Write AC Waveforms



**Note:** Output Enable  $(\overline{G})$  = High

Table 8. Low  $V_{CC}$  Data Retention Characteristics (T<sub>A</sub> = 0 to 70°C,  $V_{CC}$  = 2V to 4.5V)

| Symbol                         | Parameter                       | Test Condition                                       | Min | Max   | Unit |
|--------------------------------|---------------------------------|------------------------------------------------------|-----|-------|------|
| Icoda (1)                      | Supply Current (Data Retention) | $V_{CC} = 3V, \overline{E} \ge V_{CC} - 0.2V, f = 0$ |     | 200   | μΑ   |
| V <sub>DR</sub> <sup>(1)</sup> | Supply Voltage (Data Retention) | $\overline{E} \ge V_{CC} - 0.2V, f = 0$              | 2   | 4.5   | ٧    |
| <b>t</b> CDR <sup>(1, 2)</sup> | Chip Disable to Power Down      | $\overline{E} \ge V_{CC} - 0.2V, f = 0$              | 0   |       | ns   |
| t <sub>R</sub> <sup>(2)</sup>  | Operation Recovery Time         |                                                      |     | tavav | ns   |

Figure 10. Low V<sub>CC</sub> Data Retention AC Waveforms



**Notes:** 1. All other inputs  $V_{IH} \ge V_{CC} - 0.2V$  or  $V_{IL} \le 0.2V$  2. See Figure 10 for measurement points. Guaranteed but not tested

## **ORDERING INFORMATION SCHEME**



For a list of available options (Speed, Package etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.

PSDIP28 - 28 pin Plastic Skinny DIP, 300 mils width

| Symb    |      | mm    |       | inches |       |       |  |
|---------|------|-------|-------|--------|-------|-------|--|
| - Jiiib | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| Α       |      |       | 4.57  |        |       | 0.180 |  |
| A1      |      | 0.38  | _     |        | 0.015 | _     |  |
| A2      |      | 3.05  | 3.56  |        | 0.120 | 0.140 |  |
| В       |      | 0.38  | 0.53  |        | 0.015 | 0.021 |  |
| B1      | -    | 1.14  | 1.27  |        | 0.045 | 0.050 |  |
| С       |      | 0.20  | 0.30  |        | 0.008 | 0.012 |  |
| D       |      | 34.54 | 34.80 |        | 1.360 | 1.370 |  |
| E       |      | 7.62  | 8.26  |        | 0.300 | 0.325 |  |
| E1      |      | 7.11  | 7.49  |        | 0.280 | 0.295 |  |
| e1      | 2.54 | _     | _     | 0.100  | -     | _     |  |
| eA      | 7.62 | -     | -     | 0.300  | -     | _     |  |
| еВ      |      |       | 10.92 |        |       | 0.430 |  |
| L       |      | 3.18  | 3.43  |        | 0.125 | 0.135 |  |
| N       |      | 28    |       |        | 28    |       |  |

PSDIP28



Drawing is not to scale

www.DataSheet4U.com

# SOJ28 - 28 lead Plastic Small Outline J-lead, 300 mils

| Symb | mm   |       |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| Symb | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| Α    |      | 3.05  | 3.56  |        | 0.120 | 0.140 |  |
| A1   |      | 0.71  | 0.91  |        | 0.028 | 0.036 |  |
| A2   |      | 2.29  | 2.39  |        | 0.090 | 0.094 |  |
| В    |      | 0.36  | 0.48  |        | 0.014 | 0.019 |  |
| D    |      | 17.81 | 18.06 |        | 0.701 | 0.711 |  |
| E    |      | 7.42  | 7.59  |        | 0.292 | 0.299 |  |
| е    | 1.27 | _     | _     | 0.050  | -     | -     |  |
| eA   |      | 6.65  | 6.91  |        | 0.262 | 0.272 |  |
| Н    |      | 8.51  | 8.81  |        | 0.335 | 0.347 |  |
| N    |      | 28    |       |        | 28    |       |  |
| СР   |      |       | 0.10  |        |       | 0.004 |  |

SOJ28



Drawing is not to scale

www.DataSheet4U.com